Efficient multiplier structure for realization of the discrete cosine transform
作者:
Highlights:
•
摘要
This paper presents an efficient serial–parallel multiplier algorithm that realizes the input data bit-serially, for implementation of the discrete cosine transform (DCT), which realizes the input data bit-serially. First, the DCT equation is split into a few groups of equations by using some mathematical techniques, and index tables are constructed to facilitate efficient data permutations. A new formulation of the DCT is then derived. Second, we represent the cosine coefficient in binary form and realize multiplications using a new serial–parallel multiplier architecture that results in a simple structure for VLSI realization.
论文关键词:Discrete cosine transform,Serial-Parallel multiplier algorithm
论文评审过程:Received 26 August 2002, Revised 25 February 2003, Accepted 18 March 2003, Available online 23 April 2003.
论文官网地址:https://doi.org/10.1016/S0923-5965(03)00040-7