Hardware implementation of optical flow constraint equation using FPGAs

作者:

Highlights:

摘要

This paper describes the hardware implementation of a high complexity algorithm to estimate the optical flow from image sequences in real time. Optical flow estimation from image sequences has been for several years a mathematical process carried out by general purpose processors in no real time. In this work, a specific architecture for this task has been developed and tested with simulators of hardware description languages. This architecture can estimate the optical flow in real time and can be constructed with FPGA or ASIC devices. This hardware has many applications in fields like object recognition, image segmentation, autonomous navigation, and security systems. The final system has been developed with hardware that combines FPGA technology and discrete FIFO memories.

论文关键词:

论文评审过程:Received 23 July 2003, Revised 18 October 2004, Available online 8 December 2004.

论文官网地址:https://doi.org/10.1016/j.cviu.2004.10.002