A framework for solving VLSI graph layout problems

作者:

Highlights:

摘要

A new divide-and-conquer framework for VLSI graph layout is introduced. Universally close upper and lower bounds are obtained for important cost functions such as layout area and propagation delay. The framework is also effectively used to design regular and configurable layouts, to assemble large networks of processors using restructurable chips, and to configure networks around faulty processors. It is also shown how good graph partitioning heuristics may be used to develop a provably good layout strategy.

论文关键词:

论文评审过程:Received 3 September 1982, Revised 9 February 1983, Available online 2 December 2003.

论文官网地址:https://doi.org/10.1016/0022-0000(84)90071-0